→ Codasip FPGA evaluation platforms

Easily evaluate any of the Codasip RISC-V processors using our FPGA evaluation platforms in just a few minutes.

Our FPGA evaluation platforms help you easily assess our RISC-V IP. We provide one platform for embedded cores and one platform for application cores. Both will get you started and have your first C program running in 15 minutes.

One platform consists of the selected processor IP with a subsystem containing peripherals and AMBA interconnect. The FPGA top layer includes a clock generator and DDR controller for external memories, and integrates some of the FPGA peripherals, such as microSD card. Each platform is distributed either as a bitstream targeting the supported FPGA boards or as source code.

| Hardware                                   | Software                                   | Documentation                     |
|--------------------------------------------|--------------------------------------------|-----------------------------------|
| Source code<br>and Vivado<br>build scripts | Bare-metal<br>demos<br>Linux image         | Programmers<br>and User<br>guides |
| Pre-built<br>bitstreams                    | and sources<br>(application<br>cores only) |                                   |
| ROM<br>initialization<br>file with FSBL    | RTOS<br>(embedded<br>cores only)           |                                   |
|                                            | FSBL sources                               |                                   |
|                                            | Debug with<br>OpenOCD                      |                                   |

A Codasip FPGA evaluation platform includes:

## Embedded core evaluation platform

This AHB-based platform is provided for evaluating our low-power and high performance embedded cores. You can use it for system evaluation with either bare-metal software or RTOS (such as FreeRTOS).



Codasip evaluation platform for embedded cores

Codasip

## Application core evaluation platform

This AHB or AXI-based platform is provided for evaluating single or multi-core systems based on our application cores. The platform comes with an embedded Linux image and support documentation for Linux compilation and user applications.



Codasip evaluation platform for application cores

Single-core systems target simple boards. Multicore systems require more complex boards.

## Get your evaluation package

To get more information and receive your evaluation package, please contact our team at contact@codasip.com.